NAME

dlygate4sd3 from sky130_fd_sc_hdll

DESCRIPTION

Delay Buffer 4-stage 0.50um length inner stage gates.

FUNCTION

VERILOG

"sky130_fd_sc_hdll__dlygate4sd3"
/*
*/


`ifndef SKY130_FD_SC_HDLL__DLYGATE4SD3_FUNCTIONAL_V
`define SKY130_FD_SC_HDLL__DLYGATE4SD3_FUNCTIONAL_V

/**

`timescale 1ns / 1ps
`default_nettype none

`celldefine
module sky130_fd_sc_hdll__dlygate4sd3 (
    X,
    A
);

    // Module ports
    output X;
    input  A;

    // Local signals
    wire buf0_out_X;

    //  Name  Output      Other arguments
    buf buf0 (buf0_out_X, A              );
    buf buf1 (X         , buf0_out_X     );

endmodule
`endcelldefine

`default_nettype wire
`endif  // SKY130_FD_SC_HDLL__DLYGATE4SD3_FUNCTIONAL_V

SPICE

LAYOUT

sky130_fd_sc_hdll__dlygate4sd3_1

not to scale



.subckt sky130_fd_sc_hdll__dlygate4sd3_1 A VGND VNB VPB VPWR X
X0 a_27_47# A VPWR VPB sky130_fd_pr__pfet_01v8_hvt w=420000u l=180000u
X1 a_379_93# a_273_47# VPWR VPB sky130_fd_pr__pfet_01v8_hvt w=420000u l=500000u
X2 a_27_47# A VGND VNB sky130_fd_pr__nfet_01v8 w=420000u l=150000u
X3 VGND a_379_93# X VNB sky130_fd_pr__nfet_01v8 w=650000u l=150000u
X4 VPWR a_27_47# a_273_47# VPB sky130_fd_pr__pfet_01v8_hvt w=420000u l=500000u
X5 VPWR a_379_93# X VPB sky130_fd_pr__pfet_01v8_hvt w=1e+06u l=180000u
X6 VGND a_27_47# a_273_47# VNB sky130_fd_pr__nfet_01v8 w=420000u l=500000u
X7 a_379_93# a_273_47# VGND VNB sky130_fd_pr__nfet_01v8 w=420000u l=500000u
.ends